来源:电子产品世界
本文引用地址:http://www.eepw.com.cn/article/202204/433191.htm
Semiconductor ICs are increasingly becoming denser with more functionality resulting in a more complex test environment, requiring more advanced test systems and capabilities. TFME provides a complete range of semiconductor testing services including wafer probe, strip testing, final testing and system level testing.
TFME provide customers with a full range of test platforms and engineering services to support a wide range of analog and mixed signal, automotive, Radio Frequency (RF), high-performance caculated devices, baseband ,memory devices, LCD driver devices, SiP devices, power module devices and specific application integrated circuits. With the additional of TF-AMD, our test portfolio includes, CPU, GPU, gaming console and high performance networking products.
Our full turnkey solutions designed to be faster time to market, which include wafer bump services, wafer sort services, final test and post-test services delivering ,the lowest cost of test to our customers and the fastest time-to-market.
TFME advanced probe services supports known good die (KGD) binning, thin wafers, high volume devices with both soft dock and direct docking for sensitive devices.
Available probers:
Available test platforms:
TFME utilizes MES system integrated with testers on the shop floor to enable real time yield analysis and performance monitoring to improve efficiencies with the goal of achieving highest 1stpass yield.
Production Overview
TFME offers various Wafer Level CSP product to customer including Fan in type and Fan out type.
Feature
Fan in WLCSP Fan out WLCSP
- Ball count : 2~309 - Ball count : 36 ~203
- Structure: 1P1M~2P2M - Structure: 1P1M~3P3M
- Body size: 0.6*0.3~7.6*7.6mm - Body size: max 20*20mm
- RDL L/S: min.5um/5um - RDL L/S: min.2um/2um
Process Capability & Design Rule
Fan in WLCSP
Process Capability & Design Rule
Fan out WLCSP
Reliability Test Standards
Shipment Packing
Production Overview
TFME is able to provide COG (Chip On Glass) and COF (Chip On Film) services for gold bump drive ICbased on customer requirement.
Process Capability & Design Rule
COG
Process Capability & Design Rule
COF
Reliability Test Standards
Shipment Packing
Production Overview
Flip Chip interconnection, also knownas Controlled Collapse Chip Connection, C4, has been identified as a high performance packaging solution to meet the growing need for products with increased electrical performance, high I/O, and high system reliability as a replacement for conventional wire bond process. Utilizing whole die area as for electrical connection, substrate I/O per unit exponentially increased vs. perimeter wire interconnection technology.
Flip chip interconnect also allows direct connection with on-die power planes which enables increased electrical performance including increased switching speed and more efficient power distribution to the IC performance at lower operating voltages.
TF-AMD Flip Chip are assembled with single unit laminate which is the highest routing density through build-up technology to maximize the device performance &conventional ceramic substrate for reliability enhanced package solution. Combined with Flip Chip interconnection, TF-AMD provides optimal design flexibility for final package design& product format to fit an end user requirement.TF-AMD offers Flip Chip BGA packages with ball counts up to 3000 & PGA package up to 2000
Application
Flip Chippackage is considered one of the most established industry platform applicable for high pincount and/or high performance ASICs. Large body FC BGA/PGAs provide package solution forComputing (microprocessors / graphic, server), gaming,high bandwidth networking/Communicationdevices. Combined with Flip Chip technology &BGA/PGAlead format, TF-AMD help to enable SMT and also pin insertion application.
Features
Flip Chip BGA/PGA Packaging
Package Types: Bare die, Stiffener, Lidded (Top hat & flat top)
Wafer Node ³14/16nm ELK(extreme low K) qualified, 7nm in development.
Package sizes from 12mm to 55mm (75mm in development)
Die area up to 800mm^2
Lead Free, Eutectic, High-Pb bump for Flip Chip connection
Passive component size down to 01005
High thermal performance solution using Indium metal TIM
Substrate
o 4 – 18 layers laminate build up
o Coreless, 0.2mm, 0.4mm, 0.8mm, 1.0mm available
o High CTE ceramic / LTCC alumina ceramic
o BGA / PGA
Footprints Pitch
o BGA : 0.5mm, 0.65mm, 0.8mm and 1.0mm
o PGA : 1.0mm, 1.27mm
Other Option
o Multi-die capability
o Die binning to waffle pack up to 256 BINs
Flip Chip BGA/PGA Test
Test Product Engineering
o TF-AMD test provides a competitive test solution to our customers ranging from test development, platform conversion, and product maintenance and test data analysis.
o The team has rich test development experience of various product portfolio, including high-end digital, mix-signal, SOC and high speed products.
Adding Value to Customer
o Reduce customer overhead by outsourcing projects / tasks to avoid maintaining a large scale of dedicated team
o Incorporate industrial standard through leveraging best known method from our database & continuous cost saving by driving test time reduction, yield improvement
Service Solutions
o Wafer Sort test development
o Final Test development
o Low cost platform conversion
o Multi-site enablement
o Burn-in capabilities
Test Development Experience
o CPU, APU, GPU
o Chipset
o Digital Audio
o Baseband
o Microcontroller
o LCD Driver
o Touch Panel Driver
ATE platforms and products
Reliability Test Standards
Design Rule
Top Hat Single Piece Lid
Lid size=substrate size-0.2mm
Standard foot sizes
o 2mm for 15-25mm body
o 3mm for 27-31mm body
o 4mm for 33-50mm body
Max 3mm on all four sides (UF will flow under the bend/slant of the HS). Extended design rule allow Max. 2.5mm for the body size ≤31mm
Lid is centered
Cavity depth for 12inch wafer SPL is 0.8mm and total thickness is 1.3mm
o TIM Thickness target: 40um (Max. 100um)
o Adhesive Thickness target: 120um (Max. 200um)
o Lid manufacturing tolerance: +/-50um
Body size<31mm support bare die structure (without stiffener/lid construction)
Packing & Shipping (in house standard)
BGA / PGA (Tray)
Production Overview
TFME offers various FCCSP and FCLGA package based on customer different requirement.
Features
- SiP (FC + SMT + Wire bond) available.
- CUF, MUF available.
- 7N/12N/14N/16N wafer node mass production
- Various substrate technology qualified including SAP, MSAP, ETS, MIS and SLP.
- Fully Turnkey for wafer bumping, probing, assembly, FT available.
ProcessCapability & Design Rule
Reliability Test Standards
Shipment Packing
Production Overview
TFME offers various WBBGA and WBLGA package based on customer different requirement.
Features
- 1.1x0.7 mm to 21x21 mm Package
- 0.2mm to 1.0mm C Mold Chase
- 01005 Components SMT
- 0.3x0.3 mm Small Die
- 1-6 Layer Substrate
Process Capability & Design Rule
Reliability Test Standards
Shipment Packing
邢台成功入选“科创河北”试点城市
4月8日,经科创河北试点城市专家评审委员会评定并公示,邢台成功入选科创河北试点城市。今年2月,市科协与市委组织部、市人社局等8个单位组
邢台:国家医保谈判药全部纳入“双通道”管理
从邢台市医保局获悉,邢台市已将国家医保药品目录中的谈判药品全部纳入双通道管理,通过定点医疗机构和定点零售药店两个渠道,满足群众...
衡水故城县全面掀起春季国土绿化高潮,取得了显著成效
近日,故城县大力推进县域生态文明建设,全面掀起春季国土绿化高潮,取得了显著成效。截至目前,该县已完成春季造林3394 9亩,占市级下达故
河北省乡村振兴联盟中心在石家庄成立
4月10日,河北省乡村振兴联盟中心在石家庄成立。联盟中心由省村镇经济发展促进会组织成立,下设乡村振兴县域联盟、乡村振兴村庄联盟、乡村
云南:“康乃馨”行动为群众提供社保服务
今年2月,云南省人力资源和社会保障厅在全省人社系统实施社保服务康乃馨行动,组建社保服务先锋队,为群众提供点对点面对面的社保服务。截
关于我们 加入我们 联系我们 商务合作 粤ICP备18023326号-32
中国创氪网 www.chuanganwang.cn 版权所有
投稿投诉联系邮箱:85 572 98@qq.com